Secured Reconfigurable Cryptographic Processor - Université Jean-Monnet-Saint-Étienne Accéder directement au contenu
Communication Dans Un Congrès Année : 2010

Secured Reconfigurable Cryptographic Processor

Lubos Gaspar
  • Fonction : Auteur
  • PersonId : 761653
  • IdRef : 177548894

Résumé

This work presents reconfigurable processor aimed at symmetric-key cryptographic applications with architecture dedicated to the common cryptography tasks: 128-bit separated data and key registers, dedicated instruction set optimized for key generation and management, embedded cipher, etc. From the architecture point of view, the most important is the physical separation of data and key registers and buses, insuring that the confidential keys will never leave the system in clear. This way, the processor enables to separate red and black security zones easily. What is more, the goal is to achieve complete physical isolation of key management and data zones inside the single FPGA (required for security levels 3 and 4 as defined in FIPS-140-2 ).
Fichier non déposé

Dates et versions

ujm-00533246 , version 1 (05-11-2010)

Identifiants

  • HAL Id : ujm-00533246 , version 1

Citer

Lubos Gaspar, Viktor Fischer, Florent Bernard. Secured Reconfigurable Cryptographic Processor. PAca Security Trends In embedded Systems Workshop, PASTIS, Jun 2010, Gardanne, France. pp.NN. ⟨ujm-00533246⟩
54 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More