A Low-Area Filter Bank Design Methodology for On-Chip ADC Testing - Université Jean-Monnet-Saint-Étienne Accéder directement au contenu
Communication Dans Un Congrès Année : 2010

A Low-Area Filter Bank Design Methodology for On-Chip ADC Testing

Résumé

This paper focused on a filter bank study used for ADC BIST. Filter selection to separate spectral components of an analog-to-digital converted signal are discussed. Regarding the BIST context, a method to realize the lowest cost filter bank is proposed. This task has been done taking into account the wordlenght of the input and clock frequencies and the filter coefficient values.
Fichier non déposé

Dates et versions

ujm-00552169 , version 1 (05-01-2011)

Identifiants

  • HAL Id : ujm-00552169 , version 1

Citer

Nicolas Mechouk, Dominique Dallet, Lilian Bossuet, Bertrand Le Gal. A Low-Area Filter Bank Design Methodology for On-Chip ADC Testing. IEEE International Conference on Electronics, Circuits and Systems, ICECS 2010, Dec 2010, Athens, Greece. pp.724-727. ⟨ujm-00552169⟩
90 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More