Evaluation of Delay PUFs on CMOS 65 nm Technology: ASIC vs FPGA - Université Jean-Monnet-Saint-Étienne Accéder directement au contenu
Communication Dans Un Congrès Année : 2013

Evaluation of Delay PUFs on CMOS 65 nm Technology: ASIC vs FPGA

Zouha Cherif
  • Fonction : Auteur
  • PersonId : 767458
  • IdRef : 185919723
Jean-Luc Danger
Lilian Bossuet
  • Fonction : Auteur
  • PersonId : 885906

Résumé

This work presents a comparison between the performance of two types of silicon Physically Unclonable Functions (PUFs), namely the arbiter and the loop PUFs. The arbiter and the loop PUF are designed on two CMOS-65nm technology platforms: ASIC and FPGA (Xilinx Virtex-5). A mixed PUF design is proposed to allow a fair comparison between the two structures. The principal of the mixed PUF design consists on the use of the same delay chains on both arbiter and loop PUF structures. The comparison analysis reveals that the arbiter PUF structure has the worst performance when compared to the loop PUF, on both platforms. We also observe that the performance for both structures are better when designed on ASIC.
Fichier non déposé

Dates et versions

ujm-00840962 , version 1 (03-07-2013)

Identifiants

  • HAL Id : ujm-00840962 , version 1

Citer

Zouha Cherif, Jean-Luc Danger, Lilian Bossuet. Evaluation of Delay PUFs on CMOS 65 nm Technology: ASIC vs FPGA. International Workshops on Cryptographic Architectures Embedded in Reconfigurable Devices CryptArchi 2013, Jun 2013, Fréjus, France. ⟨ujm-00840962⟩
64 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More